

# 2A, Ultra Low Dropout LDO

## **General Description**

The RT9025 is a high performance positive voltage regulator designed for use in applications requiring very low Input voltage and extremely low dropout voltage at up to 2A(Peak). It operates with a VIN as low as 1V and VDD voltage 3V with programmable output voltage as low as 0.8V. The RT9025 features ultra low dropout that is ideal for applications where VOUT is very close to VIN. Additionally, it has an enable pin to further reduce power dissipation while shutdown and provides excellent regulation over variations in line, load and temperature. The RT9025 provides a power good signal to indicate if the voltage level of Vo reaches 90% of its rating value. The RT9025 is available in the SOP-8 and SOP-8 (Exposed Pad) package with 1.05V, 1.2V, 1.5V, 1.8V and 2.5V internally preset outputs that are also adjustable by using external resistors.

## **Ordering Information**



#### Note:

Richtek Pb-free and Green products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- Ultra Low Dropout Voltage 230mV at 2A
- Output Current up to 2A
- High Accuracy Output Voltage 2%
- Power Good Output
- Output Voltage Pull Low Resistor when Disable
- Over Current Protection
- Thermal Shutdown Protection
- RoHS Compliant and 100% Lead (Pb)-Free

## **Applications**

- Note Book PC Applications
- Motherboard Applications

## **Pin Configurations**





# **Typical Application Circuit**



Figure 1. Fixed Voltage Regulator

Figure 2. Adjustable Voltage Regulator

# **Functional Pin Description**

| Pin No.               | Pin Name | Pin Function                                                                                                                                                     |  |  |
|-----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1                     | PGOOD    | Power Good Open Drain Output.                                                                                                                                    |  |  |
| 2                     | EN       | hip Enable (Active High).                                                                                                                                        |  |  |
| 3                     | VIN      | Supply Input Voltage.                                                                                                                                            |  |  |
| 4                     | VDD      | Supply Voltage of Control Circuit.                                                                                                                               |  |  |
| 5                     | NC       | No Internal Connection.                                                                                                                                          |  |  |
| 6                     | VOUT     | Output Voltage.                                                                                                                                                  |  |  |
| 7                     | ADJ      | Set the output voltage by the internal feedback resistors when ADJ is grounded. If external feedback resistors is used, $V_{OUT} = 0.8V \times (R2 + R1) / R2$ . |  |  |
| 8,<br>9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                      |  |  |

# **Function Block Diagram**





# Absolute Maximum Ratings (Note 1)

| 3 ( 111 )                                                                   |              |
|-----------------------------------------------------------------------------|--------------|
| Supply Input Voltage, V <sub>IN</sub>                                       | 6V           |
| • Control Voltage                                                           | 6V           |
| • Output Voltage                                                            | 6V           |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |              |
| SOP-8                                                                       | 0.833W       |
| SOP-8 (Exposed Pad)                                                         | 1.333W       |
| Package Thermal Resistance (Note 2)                                         |              |
| SOP-8, θ <sub>JA</sub>                                                      | 120°C/W      |
| SOP-8, θ <sub>JC</sub>                                                      | 60°C/W       |
| SOP-8 (Exposed Pad), $\theta_{JA}$                                          | 75°C/W       |
| SOP-8 (Exposed Pad), $\theta_{JC}$                                          | 15°C/W       |
| Lead Temperature (Soldering, 10 sec.)                                       | 260°C        |
| Junction Temperature                                                        | 150°C        |
| Storage Temperature Range                                                   |              |
| ESD Susceptibility (Note 3)                                                 |              |
| HBM (Human Body Mode)                                                       | 2kV          |
| MM (Machine Mode)                                                           | 200V         |
| Recommended Operating Conditions (Note 4)                                   |              |
| Supply Input Voltage, V <sub>IN</sub>                                       | 1.4V to 5V   |
| • Control Voltage, V <sub>DD</sub>                                          | 4.5V to 5.5V |
|                                                                             |              |

## **Electrical Characteristics**

 $(V_{IN} = V_{OUT} + 500 \text{mV}, V_{EN} = V_{DD} = 5 \text{V}, C_{IN} = C_{OUT} = 10 \mu\text{F}, T_A = 25 ^{\circ}\text{C}, unless otherwise specified})$ 

| Parameter                                            | Symbol            | Test Conditions                                                                         | Min | Тур | Max | Unit |  |  |
|------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| VIN                                                  |                   |                                                                                         |     |     |     |      |  |  |
| Input Voltage Range                                  | V <sub>IN</sub>   |                                                                                         | 1.4 |     | 5   | V    |  |  |
| Quiescent Current (GND Current) (Note 5)             | IQ                | V <sub>DD</sub> = 5V                                                                    | -   | 0.6 | 1.2 | mA   |  |  |
| VDD                                                  | VDD               |                                                                                         |     |     |     |      |  |  |
| VDD Operation Range                                  | V <sub>DD</sub>   | V <sub>DD</sub> Input Range                                                             | 4.5 |     | 5.5 | V    |  |  |
| VOUT                                                 | VOUT              |                                                                                         |     |     |     |      |  |  |
| Fixed Output Voltage                                 |                   | V <sub>DD</sub> = 5V                                                                    | -2  | 0   | 2   | %    |  |  |
| V <sub>OUT</sub> Load Regulation (Note 6)            | $\Delta V_{LOAD}$ | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 2A,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 1V | ı   | 0.2 | 1   | %    |  |  |
| $V_{\text{OUT}}$ Line Regulation ( $V_{\text{IN}}$ ) | ΔVLINE_IN         | $V_{DD}$ = 5V, $V_{IN}$ = $V_{OUT}$ + 1V to 5V $I_{OUT}$ = 1mA                          |     | 0.2 | 0.6 | %    |  |  |
| Dropout Voltago (Noto 7)                             | V <sub>DROP</sub> | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 2A                                             |     | 230 | 300 | mV   |  |  |
| Dropout Voltage (Note 7)                             |                   | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 1A                                             | _   | 115 | 150 |      |  |  |

To be Continued



| Parameter                             |             | Symbol            | Test Conditions                                                         | Min   | Тур | Max   | Unit |
|---------------------------------------|-------------|-------------------|-------------------------------------------------------------------------|-------|-----|-------|------|
| Current Limit                         |             | I <sub>LIM</sub>  | V <sub>DD</sub> = 5V, V <sub>IN</sub> = 3.6V                            |       | 3.5 |       | Α    |
| Short Circuit Current                 |             |                   | V <sub>DD</sub> = 5V , V <sub>OUT</sub> < 0.2V                          |       | 1.8 |       | Α    |
| In-rush Current                       |             |                   | $V_{DD}$ = 5V, $C_{OUT}$ = 10 $\mu$ F, Enable Start-up, $I_{LOAD}$ = 2A | 1     | 0.5 |       | Α    |
| V <sub>OUT</sub> Pull Low Resistance  |             |                   | V <sub>EN</sub> = 0V                                                    |       | 150 |       | Ω    |
| V <sub>OUT</sub> Rising Time          |             |                   | 10% to 90%, V <sub>OUT</sub> = 1.8V                                     |       | 200 | 600   | μS   |
| ADJ                                   |             | •                 |                                                                         |       |     | •     |      |
| Reference Voltage                     | e           | V <sub>REF</sub>  | V <sub>DD</sub> = 5V, V <sub>OUT</sub> = 2.5V                           | 0.788 | 0.8 | 0.812 | V    |
| ADJ Pin Threshol                      | d           |                   |                                                                         |       | 0.2 |       | V    |
| Power-On Reset                        |             | •                 |                                                                         |       |     |       |      |
| POR Threshold                         |             |                   |                                                                         | 2.4   | 2.7 | 3.0   | V    |
| POR Falling Hyste                     | eresis      |                   |                                                                         | 0.15  | 0.2 |       | V    |
| Power Good                            |             | •                 |                                                                         |       |     |       |      |
| Power Good Risin                      | g Threshold |                   | V <sub>DD</sub> = 5V                                                    |       | 90  |       | %    |
| Power Good Hyst                       | eresis      |                   | V <sub>DD</sub> = 5V                                                    |       | 10  |       | %    |
| Power Good Sink Capability            |             |                   | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 10mA                           |       | 0.2 | 0.4   | V    |
| Chip Enable                           |             | •                 |                                                                         |       |     |       |      |
| EN Threshold                          | Logic-High  | V <sub>EN_H</sub> | V <sub>DD</sub> = 5V                                                    | 1.2   |     |       | V    |
| Voltage                               | Logic-Low   | V <sub>EN_L</sub> | V <sub>DD</sub> = 5V                                                    |       |     | 0.6   | ٧    |
| EN Pin Bias Current                   |             | I <sub>EN</sub>   | V <sub>EN</sub> = 5V                                                    |       | 12  |       | μΑ   |
| V <sub>DD</sub> Shutdown Current      |             | ISHDN             | V <sub>DD</sub> = 5V, V <sub>EN</sub> = 0V                              |       |     | 1     | μΑ   |
| Over Temperature Protection           |             |                   |                                                                         |       |     |       |      |
| Thermal Shutdown Temperature          |             | T <sub>SD</sub>   |                                                                         |       | 160 |       | °C   |
| Thermal Shutdown Returned Temperature |             |                   |                                                                         |       | 90  |       | °C   |

- **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2.  $\theta_{JA}$  is measured in the natural convection at  $T_A$  = 25°C on a 4-layers high effective thermal conductivity test board of JEDEC 51-7 thermal measurement standard. The case point of  $\theta_{JC}$  is on the expose pad for SOP-8 (Exposed Pad) package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- **Note 5.** Quiescent, or ground current, is the difference between input and output currents. It is defined by  $I_Q = I_{IN} I_{OUT}$  under no load condition ( $I_{OUT} = 0mA$ ).
- **Note 6.** Regulation is measured at constant junction temperature by using a 2ms current pulse. Devices are tested for load regulation in the load range from 1mA to 2A.
- Note 7. The dropout voltage is defined as V<sub>IN</sub> -V<sub>OUT</sub>, which is measured when V<sub>OUT</sub> is V<sub>OUT(NORMAL)</sub> 100mV.



# **Typical Operating Characteristics**













DS9025-03 August 2010 www.richtek.com

5





























DS9025-03 August 2010 www.richtek.com

7



## **Application information**

### **Adjustable Mode Operation**

The output voltage of RT9025 is adjustable from 0.8V to VIN by external voltage divider resisters as shown in Typical Application Circuit (Figure 2). The value of resisters R1 and R2 should be more than  $10k\Omega$  to reduce the power loss.The output voltage can be calculated by the following equation :

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where  $V_{REF}$  is the reference voltage (0.8V typical).

#### **Enable**

The RT9025 goes into shutdown mode when the EN pin is in the logic low condition. During this condition, the pass transistor, error amplifier, and band gap are turned off, reducing the supply current to  $10\mu A$  typical. The RT9025 goes into operation mode when the EN pin is in the logic high condition. If the EN pin is floating, please notice the RT9025 internal initial logic level. For RT9025, the EN pin function pulls low level internally. So the regulator will be turn off when EN pin is floating.

#### **Input Capacitor**

Good bypassing is recommended from input to ground to improve AC performance. A  $10\mu F$  input capacitor or greater located as close as possible to the IC is recommended.

### **Output Capacitor**

The output capacitor must meet both requirements for minimum amount of capacitance and ESR in all LDOs application. The RT9025 is designed specifically to work with low ESR ceramic output capacitor in space-saving and performance consideration. Using a ceramic capacitor which value is at least  $10\mu F$  with ESR is >  $15m\Omega$  on the RT9025 output ensures stability. The RT9025 still works well with output capacitor of other types due to the wide stable ESR range. Figure 3 shows the curves of allowable ESR range as a function of load current for various output capacitor values. Output capacitor of larger capacitance can reduce noise and improve load transient response, stability, and PSRR. The output capacitor should be located not more than 0.5 inch from the VOUT pin of the RT9025 and returned to a clean analog ground.

## Region of Stable Cout ESR vs. Output Current



Figure 3. Region of Stable C<sub>OUT</sub> ESR vs. Output Current

#### **Current Limit**

The RT9025 contains an independent current limit and the short circuit current protection to prevent unexpected applications. The current limit monitors and controls the pass transistor's gate voltage, limiting the output current to higher than 3.5A typical. When the output voltage is less than 0.2V, the short circuit current protection starts the current fold back function and maintains the loading current 1.8A. The output can be shorted to ground indefinitely without damaging the part.

### **Power Good**

The power good function is an open-drain output. Connects  $100k\Omega$  pull up resistor to  $V_{OUT}$  to obtain an output voltage. The PGOOD pin will output high immediately after the output voltage arrives 90% of normal output voltage.

### Thermal-Shutdown Protection

Thermal protection limits power dissipation to prevent IC over temperature in RT9025. When the operation junction temperature exceeds  $160\,^{\circ}$ C, the over temperature protection circuit starts the thermal shutdown function and turns the pass transistor off. The pass transistor turns on again after the junction temperature cools by  $30\,^{\circ}$ C. RT9025 lowers its OTP trip level from  $160\,^{\circ}$ C to  $90\,^{\circ}$ C when output short circuit occurs ( $V_{OUT} < 0.2V$ ). It limits



IC case temperature under 100°C and provides maximum safety to customer while output short circuit occurring.

### **Power Dissipation**

For continuous operation, do not exceed absolute maximum operation junction temperature 125°C. The power dissipation definition in device is:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_Q$$

The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junctions to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT9025,the maximum junction temperature is 125°C. The junction to ambient thermal resistance for SOP-8 (Exposed Pad) package is 75°C/W on the standard JEDEC 51-7 (4 layers, 2S2P) thermal test board. The copper thickness is 2oz. The maximum power dissipation at  $T_A$  = 25°C can be calculated by following formula:

 $P_{D(MAX)}$  = (125°C - 25°C) / (75°C/W) = 1.33W (SOP-8 Exposed Pad on the minimum layout)

### **Layout Considerations**

The thermal resistance  $\theta_{JA}$  of SOP-8 (Exposed Pad) is determined by the package design and the PCB design. However, the package design had been designed. If possible, it's useful to increase thermal performance by the PCB design. The thermal resistance  $\theta_{JA}$  can be decreased by adding a copper under the exposed pad of SOP-8 (Exposed Pad) package.

As shown in Figure 4, the amount of copper area to which the SOP-8 (Exposed Pad) is mounted affects thermal performance. When mounted to the standard SOP-8 (Exposed Pad) pad (Figure 4.a),  $\theta_{JA}$  is  $75\,^{\circ}\text{C/W}$ . Adding copper area of pad under the SOP-8 (Exposed Pad) (Figure 4.b) reduces the  $\theta_{JA}$  to  $64\,^{\circ}\text{C/W}$ . Even further, increasing the copper area of pad to  $70\text{mm}^2$  (Figure 4.e) reduces the  $\theta_{JA}$  to  $49\,^{\circ}\text{C/W}$ .







(c) Copper Area =  $30 \text{mm}^2$ ,  $\theta_{JA} = 54 ^{\circ} \text{C/W}$ 



(d) Copper Area =  $50 \text{mm}^2$ ,  $\theta_{JA} = 51 ^{\circ} \text{C/W}$ 



(e) Copper Area =  $70 \text{mm}^2$ ,  $\theta_{JA} = 49^{\circ}\text{C/W}$ 

Figure 4. Thermal Resistance vs. Copper Area Layout
Thermal Design

DS9025-03 August 2010 www.richtek.com

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . For RT9025 packages, the Figure 5 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed.



Figure 5. Derating Curve for Package



# **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
|        | Min          | Max           | Min                  | Max   |  |
| А      | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В      | 3.810        | 3.988         | 0.150                | 0.157 |  |
| С      | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D      | 0.330        | 0.508         | 0.013                | 0.020 |  |
| F      | 1.194        | 1.346         | 0.047                | 0.053 |  |
| Н      | 0.170        | 0.254         | 0.007                | 0.010 |  |
| I      | 0.050        | 0.254         | 0.002                | 0.010 |  |
| J      | 5.791        | 6.200         | 0.228                | 0.244 |  |
| M      | 0.400        | 1.270         | 0.016                | 0.050 |  |

8-Lead SOP Plastic Package

DS9025-03 August 2010 www.richtek.com





| Symbol   |   | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|----------|---|--------------|---------------|----------------------|-------|--|
|          |   | Min          | Max           | Min                  | Max   |  |
| А        |   | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В        |   | 3.810        | 4.000         | 0.150                | 0.157 |  |
| С        |   | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D        |   | 0.330        | 0.510         | 0.013                | 0.020 |  |
| F        |   | 1.194        | 1.346         | 0.047                | 0.053 |  |
| Н        |   | 0.170        | 0.254         | 0.007                | 0.010 |  |
| I        |   | 0.000        | 0.152         | 0.000                | 0.006 |  |
| J        |   | 5.791        | 6.200         | 0.228                | 0.244 |  |
| М        |   | 0.406        | 1.270         | 0.016                | 0.050 |  |
| Ontion 1 | Χ | 2.000        | 2.300         | 0.079                | 0.091 |  |
| Option 1 | Υ | 2.000        | 2.300         | 0.079                | 0.091 |  |
| Option 2 | Χ | 2.100        | 2.500         | 0.083                | 0.098 |  |
|          | Υ | 3.000        | 3.500         | 0.118                | 0.138 |  |

8-Lead SOP (Exposed Pad) Plastic Package

## **Richtek Technology Corporation**

Headquarter

5F, No. 20, Taiyuen Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789 Fax: (8863)5526611

### **Richtek Technology Corporation**

Taipei Office (Marketing)

8F, No. 137, Lane 235, Paochiao Road, Hsintien City

Taipei County, Taiwan, R.O.C.

Tel: (8862)89191466 Fax: (8862)89191465

Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.